首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Exploiting Process Variation and Noise in Comparators to Calibrate Interstage Gain Nonlinearity in Pipelined ADCs
【24h】

Exploiting Process Variation and Noise in Comparators to Calibrate Interstage Gain Nonlinearity in Pipelined ADCs

机译:利用比较器中的工艺变化和噪声来校准流水线ADC中的级间增益非线性

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a digital background calibration technique that intentionally exploits process variation and noise in comparators to correct conversion errors caused by interstage gain error, gain nonlinearity, and capacitor mismatch in pipelined ADCs. The merits of this technique lies in its design simplicity, fast convergence speed, and low power. Simulation results are presented for a 12-bit pipelined ADC, similar to that described by Murmann and Boser [28], and Keane et al., [29] using low-gain amplifiers. With calibration, the SNDR and SFDR are improved from 47 and 49 dB to 72 and 92 dB, respectively. The number of conversions required for convergence is 106, which is about 4 times faster than that of Keane et al. and 40 times faster than that of Murmann and Boser.
机译:本文提出了一种数字背景校准技术,该技术有意利用比较器中的过程变化和噪声来纠正由级间增益误差,增益非线性和流水线ADC中的电容器失配引起的转换误差。该技术的优点在于其设计简单,收敛速度快和功耗低。给出了一个12位流水线ADC的仿真结果,类似于使用低增益放大器的Murmann和Boser [28]和Keane等人[29]所描述的。通过校准,SNDR和SFDR分别从47 dB和49 dB改善到72 dB和92 dB。收敛所需的转换次数为10 6 ,大约比Keane等人的转换速度快4倍。比Murmann和Boser快40倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号