首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >VLSI Implementation of a Multi-Mode Turbo/LDPC Decoder Architecture
【24h】

VLSI Implementation of a Multi-Mode Turbo/LDPC Decoder Architecture

机译:多模式Turbo / LDPC解码器架构的VLSI实现

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Flexible and reconfigurable architectures have gained wide popularity in the communications field. In particular, reconfigurable architectures for the physical layer are an attractive solution not only to switch among different coding modes but also to achieve interoperability. This work concentrates on the design of a reconfigurable architecture for both turbo and LDPC codes decoding. The novel contributions of this paper are: i) tackling the reconfiguration issue introducing a formal and systematic treatment that, to the best of our knowledge, was not previously addressed and ii) proposing a reconfigurable NoC-based turbo/LDPC decoder architecture and showing that wide flexibility can be achieved with a small complexity overhead. Obtained results show that dynamic switching between most of considered communication standards is possible without pausing the decoding activity. Moreover, post-layout results show that tailoring the proposed architecture to the WiMAX standard leads to an area occupation of 2.75 ${rm mm}^{2}$ and a power consumption of 101.5 mW in the worst case.
机译:灵活且可重新配置的体系结构在通信领域获得了广泛的普及。尤其是,用于物理层的可重新配置体系结构是一种有吸引力的解决方案,不仅可以在不同的编码模式之间进行切换,而且还可以实现互操作性。这项工作集中在针对Turbo和LDPC码解码的可重新配置体系结构的设计上。本文的新颖贡献是:i)解决重新配置问题,据我们所知,此方法引入了正式和系统的处理方式,而就我们所知,这是以前未曾解决的问题; ii)提出了可重构的基于NoC的turbo / LDPC解码器架构,只需很小的复杂性开销就可以实现广泛的灵活性。获得的结果表明,在大多数考虑的通信标准之间进行动态切换是可能的,而不会暂停解码活动。此外,布局后的结果表明,根据WiMAX标准对建议的体系结构进行调整会导致占用2.75 <面积公式类型=“ inline”> $ {rm mm} ^ {2} $ < / tex> ,最坏情况下的功耗为101.5 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号