首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Programmable ANalog Device Array (PANDA): A Methodology for Transistor-Level Analog Emulation
【24h】

Programmable ANalog Device Array (PANDA): A Methodology for Transistor-Level Analog Emulation

机译:可编程模拟设备阵列(PANDA):晶体管级模拟仿真的方法

获取原文
获取原文并翻译 | 示例

摘要

The design and development of analog/mixed-signal (AMS) integrated circuits (ICs) is becoming increasingly expensive, complex, and lengthy. Rapid prototyping and emulation of analog ICs will be significant in the design and testing of complex analog systems. A new approach, Programmable ANalog Device Array (PANDA) that maps any AMS design problem to a transistor-level programmable hardware, is proposed. This approach enables fast system level validation and a reduction in post-silicon bugs, minimizing design risk and cost. The unique features of the approach include: 1) transistor-level programmability that emulates each transistor behavior in an analog design, achieving very fine granularity of reconfiguration; 2) programmable switches that are treated as a design component during analog transistor emulating, and optimized with the reconfiguration matrix; and 3) compensation of ac performance degradation through boosting the bias current. Based on these principles, a digitally controlled PANDA platform is designed at 45 nm node that can map AMS modules across 22–90 nm technology nodes. A systematic emulation approach to map any analog transistor to 45 nm PANDA cell is proposed, which achieves transistor level matching accuracy of less than 5% for $I_{D}$ and less than 10% for $R_{rm out}$ and $G_{m}$. Circuit level analog metrics of a voltage-controlled oscillator (VCO) emulated by PANDA, match to those of the original designs in 22 and 90 nm nodes with less than a 5% error. Several other 90 and 22 nm analog blocks are successfully emulated by the 45 nm PANDA platform, including a folded-cascode operational amplifier and a sample-and-hold module (S/H).
机译:模拟/混合信号(AMS)集成电路(IC)的设计和开发变得越来越昂贵,复杂和冗长。在复杂的模拟系统的设计和测试中,模拟IC的快速原型设计和仿真将具有重要意义。提出了一种新方法,即可编程模拟设备阵列(PANDA),它将任何AMS设计问题映射到晶体管级可编程硬件。这种方法可实现快速的系统级验证,并减少硅后缺陷,从而将设计风险和成本降至最低。该方法的独特功能包括:1)晶体管级可编程性,可在模拟设计中模拟每个晶体管的行为,实现非常精细的重新配置粒度; 2)可编程开关,在模拟晶体管仿真期间被视为设计组件,并通过重新配置矩阵进行了优化; 3)通过提高偏置电流来补偿交流性能下降。基于这些原理,在45 nm节点上设计了一个数字控制PANDA平台,该平台可以在22–90 nm技术节点上映射AMS模块。提出了一种将任何模拟晶体管映射到45 nm PANDA单元的系统仿真方法,对于 $ I_ {D},该晶体管级匹配精度低于5%。 $ ,而 $ R_ {rm out} $ $ G_ {m} $ 。 PANDA模拟的压控振荡器(VCO)的电路级模拟量度与22和90 nm节点中的原始设计相匹配,误差小于5%。 45 nm PANDA平台成功模拟了其他几个90和22 nm模拟模块,包括折叠式共源共栅运算放大器和采样保持模块(S / H)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号