首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Comparator Power Minimization Analysis for SAR ADC Using Multiple Comparators
【24h】

Comparator Power Minimization Analysis for SAR ADC Using Multiple Comparators

机译:使用多个比较器的SAR ADC的比较器功耗最小化分析

获取原文
获取原文并翻译 | 示例

摘要

Comparator power consumption is a major bottleneck to the power efficiency of a high resolution successive approximation register (SAR) analog-to-digital converter (ADC) used in low-power applications. This paper analyzes theoretically the optimal comparators that need to be used to achieve a desired overall performance at minimum power levels. A simple and accurate mathematical model of the SAR ADC that is amenable to analysis is first presented. The mathematical formulation suggests that the comparison power allocated to each bit step need not be the same. The optimization problem, therefore, is solved so that the comparator power budget is optimally distributed among all bit steps. Simulation results show that up to 50% and 60% power savings can be achieved when 10 and 12 comparators are employed for 10 b and 12 b SAR ADCs, respectively. To reduce the implementation complexity, comparator noise allocation problem is also solved when fewer than comparators are employed in an -bit SAR ADC. Simulation results suggest that two comparators is sufficient to achieve near ideal performance in 10 b and 12 b SAR ADCs.
机译:比较器功耗是低功耗应用中高分辨率逐次逼近寄存器(SAR)模数转换器(ADC)的电源效率的主要瓶颈。本文从理论上分析了最佳比较器,该比较器需要在最小功率水平下实现理想的整体性能。首先介绍了一个简单,准确的SAR ADC数学模型,该模型易于分析。数学公式表明,分配给每个位阶跃的比较能力不必相同。因此,解决了优化问题,使得比较器功率预算在所有位阶跃之间最佳分配。仿真结果表明,将10b和12b比较器分别用于10b和12b SAR ADC时,可以分别节省多达50%和60%的功耗。为了降低实现的复杂性,当在一个位SAR ADC中使用的比较器少于比较器时,也解决了比较器噪声分配问题。仿真结果表明,两个比较器足以在10b和12b SAR ADC中实现接近理想的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号