首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >High-Accuracy Fixed-Width Booth Multipliers Based on Probability and Simulation
【24h】

High-Accuracy Fixed-Width Booth Multipliers Based on Probability and Simulation

机译:基于概率和仿真的高精度定宽展位乘法器

获取原文
获取原文并翻译 | 示例

摘要

This study developed a high accuracy dynamic error-compensation circuit for fixed-width Booth multipliers based on probability and computer simulation (PACS). PACS begins by generating several potential solutions based on both conditional and expected probability, whereupon the accuracy of the solutions is verified using computer simulation and the solution with the highest accuracy is selected. In addition to being highly accurate, the proposed PACS approach is area-effective. This study used the TSMC 0.18- CMOS to fabricate a 16-bit Booth multiplier with an operating frequency of 100 MHz and power consumption of 6.7 mW.
机译:这项研究基于概率和计算机仿真(PACS),开发了一种用于固定宽度Booth乘法器的高精度动态误差补偿电路。 PACS首先根据条件概率和预期概率生成多个潜在解,然后使用计算机仿真来验证解的准确性,并选择精度最高的解。除了高度准确之外,建议的PACS方法还具有区域效果。这项研究使用TSMC 0.18-CMOS来制造工作频率为100 MHz,功耗为6.7 mW的16位Booth乘法器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号