首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Clock and Data Recovery Circuit With Programmable Multi-Level Phase Detector Characteristics and a Built-in Jitter Monitor
【24h】

A Clock and Data Recovery Circuit With Programmable Multi-Level Phase Detector Characteristics and a Built-in Jitter Monitor

机译:具有可编程多级相位检测器特性和内置抖动监控器的时钟和数据恢复电路

获取原文
获取原文并翻译 | 示例

摘要

We demonstrate a clock and data recovery (CDR) circuit having a new type of a multi-level bang-bang phase detector (ML-BBPD). The gain characteristics of our ML-BBPD can be programmed by scanning the dead-zone width of a variable dead-zone BBPD in the time domain. Its linear-like gain characteristics result in less sensitive CDR performance against input jitter and process, voltage, and temperature (PVT) variations. In addition, a built-in on-chip jitter monitor can be easily implemented using our ML-BBPD. A prototype 1.25-Gb/s CDR based on our ML-BBPD with a built-in jitter monitor is realized with 0.18- CMOS technology and its performance is successfully verified with measurement.
机译:我们演示了一种具有新型多级Bang-bang相位检测器(ML-BBPD)的时钟和数据恢复(CDR)电路。 ML-BBPD的增益特性可以通过在时域中扫描可变死区BBPD的死区宽度来编程。它的线性增益特性导致CDR对输入抖动以及过程,电压和温度(PVT)变化的敏感性较低。此外,使用我们的ML-BBPD可以轻松实现内置的片上抖动监控器。采用我们的ML-BBPD并带有内置抖动监视器的1.25-Gb / s原型CDR,采用0.18-CMOS技术实现,并通过测量成功验证了其性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号