首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Multilevel Half-Rate Phase Detector for Clock and Data Recovery Circuits
【24h】

Multilevel Half-Rate Phase Detector for Clock and Data Recovery Circuits

机译:用于时钟和数据恢复电路的多级半速率相位检测器

获取原文
获取原文并翻译 | 示例
           

摘要

In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is proposed for clock and data recovery (CDR) circuits. The combination allows the oscillator to run at half the input data rate while providing information about the sign and magnitude of the phase shift between the PD inputs. This allows a finer control of the frequency of the oscillator in the phase-locked loop (PLL) of the CDR circuit, which results in up to 30% less output clock jitter than with a conventional two-levels HR BB PD. Thanks to this, the bit error rate can be decreased by up ton$5times $nin a 5-Gb/s CDR circuit. The proposed topology was implemented in a 28-nm FDSOI CMOS technology providing average power consumption belown$76~mu text{W}$nwith a supply voltage of 1 V. Although multilevel (ML) BB PDs have already been proposed in some PLL-based CDR with very interesting results, a specific design of the PD has to be implemented for an HR system. This brief provides the first ML-HR-BBPD.
机译:在本简介中,为时钟和数据恢复(CDR)电路提出了具有多个决策级的半速率(HR)爆炸(BB)鉴相器(PD)。这种组合允许振荡器以输入数据速率的一半运行,同时提供有关PD输入之间的符号和相移幅度的信息。这样可以更好地控制CDR电路的锁相环(PLL)中振荡器的频率,与传统的两级HR BB PD相比,其输出时钟抖动最多可降低30%。由于这个原因,误码率可以降低ton $ 5×$ 。拟议的拓扑是在28nm FDSOI CMOS技术中实现的,其平均功耗低于n $ 76〜mu text {W} $ n,电源电压为1 V尽管在一些基于PLL的CDR中已经提出了多级(ML)BB PD,但结果却非常有趣,但必须为HR系统实现PD的特定设计。本简介提供了第一个ML-HR-BBPD。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号