首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Low-Power and Area-Efficient Shift Register Using Pulsed Latches
【24h】

Low-Power and Area-Efficient Shift Register Using Pulsed Latches

机译:使用脉冲锁存器的低功耗和高效区域移位寄存器

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a low-power and area-efficient shift register using pulsed latches. The area and power consumption are reduced by replacing flip-flops with pulsed latches. This method solves the timing problem between pulsed latches through the use of multiple non-overlap delayed pulsed clock signals instead of the conventional single pulsed clock signal. The shift register uses a small number of the pulsed clock signals by grouping the latches to several sub shifter registers and using additional temporary storage latches. A 256-bit shift register using pulsed latches was fabricated using a 0.18 CMOS process with . The core area is . The power consumption is 1.2 mW at a 100 MHz clock frequency. The proposed shift register saves 37% area and 44% power compared to the conventional shift register with flip-flops.
机译:本文提出了一种使用脉冲锁存器的低功耗,面积效率高的移位寄存器。通过用脉冲锁存器代替触发器,可减少面积和功耗。该方法通过使用多个非重叠的延迟脉冲时钟信号而不是传统的单个脉冲时钟信号来解决脉冲锁存器之间的时序问题。通过将锁存器分组到几个子移位寄存器并使用其他临时存储锁存器,移位寄存器使用少量的脉冲时钟信号。使用0.18 CMOS工艺制造带有脉冲锁存器的256位移位寄存器。核心区域是。在100 MHz时钟频率下,功耗为1.2 mW。与带触发器的传统移位寄存器相比,拟议的移位寄存器可节省37%的面积和44%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号