首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Sub-Sampling-Assisted Phase-Frequency Detector for Low-Noise PLLs With Robust Operation Under Supply Interference
【24h】

A Sub-Sampling-Assisted Phase-Frequency Detector for Low-Noise PLLs With Robust Operation Under Supply Interference

机译:用于低噪声PLL的次级采样辅助相频检测器,在电源干扰下具有稳健的操作

获取原文
获取原文并翻译 | 示例

摘要

Sub-sampling phase detectors (SSPDs) have recently been demonstrated to enable phase-locked loop (PLL) realizations with very low in-band noise. However, the PLL becomes susceptible to disturbances or interference via substrate or power supply coupling as experienced in systems on chip (SOCs), which could put the PLL out of lock. A tri-state phase-frequency detector with a dead-zone is traditionally added to act as an auxiliary frequency-locked loop (FLL) to enable the PLL to regain lock, albeit after a long delay. We propose a different solution to combine a tri-state PFD with an SSPD wherein the PLL is prevented from losing its lock while simultaneously achieving an improved in-band phase noise performance. A 2.2 GHz integer-N PLL has been prototyped in a 65 nm CMOS process to demonstrate the advantages of the proposed combined phase detector. It was experimentally verified that the PLL is more robust to disturbances than a PLL with a sub-sampling phase detector; it achieves a measured in-band phase noise of 122 dBc/Hz when operating with the proposed combined PD from a 1.1 V supply voltage.
机译:最近已经证明,子采样相位检测器(SSPD)能够以非常低的带内噪声实现锁相环(PLL)实现。但是,如片上系统(SOC)所经历的那样,PLL容易受到基板或电源耦合的干扰或干扰,这可能会使PLL失锁。传统上会添加具有死区的三态相位频率检测器,以用作辅助锁频环路(FLL),以使PLL能够重新获得锁定,尽管经过了很长的延迟。我们提出了一种不同的解决方案,将三态PFD与SSPD结合使用,可以防止PLL失锁,同时实现改善的带内相位噪声性能。 2.2 GHz整数N PLL已在65 nm CMOS工艺中原型化,以证明所提出的组合式鉴相器的优势。实验证明,与具有次级采样相位检测器的PLL相比,PLL对干扰更鲁棒。当使用建议的组合PD从1.1 V电源电压工作时,它可实现122 dBc / Hz的测量带内相位噪声。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号