首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Low-jitter PLL based on symmetric phase-frequency detector technique
【24h】

Low-jitter PLL based on symmetric phase-frequency detector technique

机译:基于对称相频检测器技术的低抖动PLL

获取原文
获取原文并翻译 | 示例

摘要

A low-jitter phase-locked loop (PLL) with a symmetric phase frequency detector has been proposed. The phase-frequency detector is composed of only two symmetric XOR gates. The voltage-controlled oscillator within the PLL consists of four-stage ring oscillators which are coupled to each other and oscillate with the same frequency and a phase shift of 45 degrees. The PLL was fabricated in a 0.18 μm CMOS technology. Measured phase noise of the PLL output at 500 kHz offset from the 5 GHz center frequency is −102.6 dBc/Hz. The circuit exhibits a low rms jitter of 2.06 ps and a capture range of 280 MHz. The power dissipation excluding the output buffers is only 21.6 mW from a 1.8 V supply. Keywords PLL - Phase-frequency detector - Oscillator - Symmetric XOR Project supported by National High Tech Research and Development Program of China (No. 2001AA312060).
机译:已经提出了具有对称相位频率检测器的低抖动锁相环(PLL)。相频检测器仅由两个对称的XOR门组成。 PLL中的压控振荡器由四级环形振荡器组成,它们相互耦合并以相同的频率和45度相移振荡。 PLL采用0.18μmCMOS技术制造。相对于5 GHz中心频率偏移500 kHz时,PLL输出的测量相位噪声为-102.6 dBc / Hz。该电路表现出2.06 ps的低均方根抖动,捕获范围为280 MHz。使用1.8 V电源时,不包括输出缓冲器在内的功耗仅为21.6 mW。关键字PLL-鉴频鉴相器-振荡器-对称XOR计画,国家高技术研究发展计划(编号2001AA312060)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号