首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 30–75 dBΩ 2.5 GHz 0.13-μm CMOS Receiver Front-End With Large Input Capacitance Tolerance for Short-Range Optical Communication
【24h】

A 30–75 dBΩ 2.5 GHz 0.13-μm CMOS Receiver Front-End With Large Input Capacitance Tolerance for Short-Range Optical Communication

机译:具有大输入电容容差的30–75dBΩ2.5 GHz0.13-μmCMOS接收器前端,适用于短距离光通信

获取原文
获取原文并翻译 | 示例

摘要

This paper describes the design and implementation of a linear optical receiver front-end for short range optical communication applications in 0.13-μm CMOS technology. While conventional optical receivers are typically implemented using limiting amplifiers (LA), emerging optical systems are expected to employ advanced modulation schemes, which require preserving the signal envelope. The proposed linear optical receiver architecture utilizes super-Gm transimpedance amplification with common-mode restoration and constant settling time automatic gain control (AGC) with background illumination cancellation to preserve the signal linearity while tolerating capacitance up to 15 pF for large area photo-detectors. Linearity aware design of transimpedance amplifiers (TIA), variable gain control (VGA), and post amplifiers (PA) are discussed before introducing an exponential generator based on the parasitic BJTs available in the used technology. Consuming 40 mW from a 1.2 V supply in the presence of ~15 pF input capacitance, the circuit achieves a binary modulation data rate of 5 Gbps with an input sensitivity of ~ 65 μA maintaining a bit-error rate (BER) <; 10-12. S-parameter measurements show a constant -3 dB bandwidth of 2.5 GHz for a wide dynamic range of ~45 dB (30-75 dBΩ) with dB-linearity error better than ±1 dB. To demonstrate the optical functionality of the architecture, an external photodiode (PDCS70T-GS) is directly wirebonded to the chip. Optical measurements confirm a sensitivity of -9.5 dBm (BER <; 10-12) at a highest data rate of 5 Gb/s (λ = 680 nm). The noise and linearity performance of the receiver is verified using input referred integrated noise and 1 dB-compression point measurements for different gain settings.
机译:本文介绍了用于0.13-μmCMOS技术中短距离光通信应用的线性光接收器前端的设计和实现。尽管通常使用限幅放大器(LA)来实现传统的光接收器,但新兴的光学系统有望采用先进的调制方案,这需要保留信号包络。提出的线性光接收器架构利用具有共模恢复功能的超级Gm跨阻放大和具有背景照明消除功能的恒定建立时间自动增益控制(AGC)来保持信号线性,同时允许大面积光电探测器的电容高达15 pF。在介绍基于所使用技术中可用的寄生BJT的指数发生器之前,讨论了跨阻放大器(TIA),可变增益控制(VGA)和后置放大器(PA)的线性意识设计。在约15 pF输入电容的情况下,从1.2 V电源消耗40 mW的功率,该电路可实现5 Gbps的二进制调制数据速率,而输入灵敏度约为65μA,从而保持了误码率(BER)<; 10-12。 S参数测量结果表明,在〜45 dB(30-75dBΩ)的宽动态范围内,恒定的-3 dB带宽为2.5 GHz,dB线性误差优于±1 dB。为了演示该架构的光学功能,将外部光电二极管(PDCS70T-GS)直接引线键合至芯片。光学测量结果表明,在最高数据速率5 Gb / s(λ= 680 nm)时,灵敏度为-9.5 dBm(BER <; 10-12)。使用针对不同增益设置的输入参考积分噪声和1 dB压缩点测量结果,可以验证接收机的噪声和线性性能。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号