首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 1.2V-to-0.4V 3.2GHz-to-14.3MHz Power-Efficient 3-Port Register File in 65-nm CMOS
【24h】

A 1.2V-to-0.4V 3.2GHz-to-14.3MHz Power-Efficient 3-Port Register File in 65-nm CMOS

机译:采用65nm CMOS的1.2V至0.4V 3.2GHz至14.3MHz的节能3端口寄存器文件

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a 44.2-mW 3.2-GHz 3-port register file (RF) that demonstrates measured operation from 1.2 V down to 0.4 V. The 32-entry ×32 -bit/word 2-read/1-write RF is fabricated in TSMC 65-nm low-power low threshold voltage (low- Vt ) CMOS process. A four-transistor read port is presented that permits the design of low-capacitance dynamic local bitlines (LBLs). Switching power in the LBLs and the LBL precharge buffer is thereby reduced. Based on extensive simulation results, the proposed read port is recommended for use in wide-worded RFs, which employ a wide dynamic-OR structure at the LBL stage. The proposed RF outperforms the conventional design in terms of power consumption for frequencies exceeding 3-GHz. The read port exploits intrinsic capacitive coupling to achieve robust operation over a wide voltage range. The architecture of the read port simultaneously enhances robustness of the dynamic bitline by 58.8% as compared to the conventional low- Vt bitline.
机译:本文介绍了一个44.2mW的3.2GHz三端口寄存器文件(RF),该文件演示了从1.2V至0.4V的实测工作电压。制造了32项×32位/字2读/ 1写RF。在台积电65纳米低功耗低阈值电压(low-Vt)CMOS工艺中。提出了一个四晶体管读取端口,该端口允许设计低电容动态本地位线(LBL)。从而降低了LBL和LBL预充电缓冲器中的开关功率。基于广泛的仿真结果,建议将建议的读取端口用于宽字RF中,后者在LBL阶段采用宽动态或结构。对于超过3 GHz的频率,建议的RF在功耗方面优于传统设计。读取端口利用固有的电容耦合在较宽的电压范围内实现稳定的工作。与传统的低Vt位线相比,读端口的体系结构同时将动态位线的鲁棒性提高了58.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号