首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A Fully Synthesizable Fractional-N MDLL With Zero-Order Interpolation-Based DTC Nonlinearity Calibration and Two-Step Hybrid Phase Offset Calibration
【24h】

A Fully Synthesizable Fractional-N MDLL With Zero-Order Interpolation-Based DTC Nonlinearity Calibration and Two-Step Hybrid Phase Offset Calibration

机译:具有零阶插值的DTC非线性校准和两步混合相位偏移校准的完全合成的分数-N MDLL

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a fully-synthesizable digital-to-time (DTC)-based fractional- ${N}$ multiplying delay-locked loop(MDLL) is presented. Noise and linearity of synthesizable DTCs are analyzed, and a two-stage synthesizable DTC is proposed in which a path-selection DTC is used as the coarse stage and a variable-slope DTC is used as the fine stage. To calibrate the DTC nonlinearity, a highly robust zero-order interpolation based nonlinearity calibration is proposed. Besides, the static phase offsets (SPO) between bang-bang phase detector (BBPD) and multiplexer (MUX) are calibrated by a proposed hybrid analog/digital phase offset calibration, while the dynamic phase offsets (DPO) are removed by a proposed complementary switching scheme. The co-design of the analog circuits and digital calibrations enable excellent jitter and spur performance. The MDLL achieves 0.70 and 0.48ps root-mean-square (RMS) jitter in fractional- ${N}$ and integer- ${N}$ modes, respectively. The fractional spur is less than −59.0dBc, and the reference spur is −64.5dBc. The power consumptions are 1.85mW and 1.22mW, corresponding to figures of merit (FOM) of −240.4dB and −245.5dB.
机译:在本文中,基于完全合成的数字(DTC)的分数 - <内联 - 公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“ http://www.w3.org/1999/xlink“> $ {n} $ 乘以延时锁定循环(MDLL)被表达。分析可合成DTC的噪声和线性,提出了一种两级合成的DTC,其中路径选择DTC用作粗阶段,并且使用变斜率DTC作为细级。为了校准DTC非线性,提出了一种基于高稳健的零级插值的非线性校准。此外,通过提出的混合模拟/数字相位偏移校准校准Bang-Bud相位检测器(BBPD)和多路复用器(MUX)之间的静态偏移(SPO),而动态相位偏移(DPO)通过提出的互补切换方案。模拟电路和数字校准的共同设计使得具有优异的抖动和刺激性能。 MD11在Fractional- <内联 - 公式XMLNS中实现0.70和0.48ps的根均线(RMS)抖动:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http ://www.w3.org/1999/xlink“> $ {n} $ 和整数 - $ {n} $ 模式。分数施用小于-59.0dBc,参考施用为-64.5dBc。功耗为1.85mW和1.22mW,对应于-240.4db和-245.5db的优点(fom)图。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号