...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits
【24h】

A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits

机译:低功耗三元逻辑电路的逻辑合成方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

We propose a logic synthesis methodology with a novel low-power circuit structure for ternary logic. The proposed methodology synthesizes a ternary function as a ternary logic gate using carbon nanotube field-effect transistors (CNTFETs). The circuit structure uses the body effect to mitigate the excessive power consumption for the third logic value. Energy-efficient ternary logic circuits are designed with a combination of synthesized low-power ternary logic gates. The proposed methodology is applicable to both unbalanced (0, 1, 2) and balanced (-1, 0, 1) ternary logic. To verify the improvement in energy efficiency, we have designed various ternary arithmetic logic circuits using the proposed methodology. The proposed ternary full adder has a significant improvement in the power-delay product (PDP) over previous designs. Ternary benchmark circuits have been designed to show that complex ternary functions can be designed to more efficient circuits with the proposed methodology.
机译:我们提出了一种具有用于三元逻辑的新型低功耗电路结构的逻辑合成方法。所提出的方法使用碳纳米管场效应晶体管(CNTFET)将三元函数合成为三元逻辑门。电路结构使用体效应来减轻第三逻辑值的过度功耗。节能三元逻辑电路采用合成的低功耗三元逻辑门的组合设计。所提出的方法适用于不平衡(0,1,2)和平衡(-1,0,1)三元逻辑。为了验证能效的提高,我们使用该方法设计了各种三元算术逻辑电路。拟议的三元完整加法器在先前的设计上具有显着改善的功率延迟产品(PDP)。三元基准电路曾设计用于表明复杂的三元功能可以设计为具有所提出的方法的更有效的电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号