首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Design and Implementation of Flexible and Reconfigurable SDF-Based FFT Chip Architecture With Changeable-Radix Processing Elements
【24h】

Design and Implementation of Flexible and Reconfigurable SDF-Based FFT Chip Architecture With Changeable-Radix Processing Elements

机译:具有可变基数处理元素的基于SDF的灵活且可重新配置的FFT芯片体系结构的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a flexible and reconfigurable changeable-radix fast Fourier transform (FFT) hardware architecture. It aims to support 48 different FFT sizes and up to 4096 FFT points, which are defined in current 3GPP-LTE communication system. The built-up design structure is primarily constructed on a radix-52basis of single-path delay feedback FFT and up to 18 various changeable radixes of FFT processing. A design technique of switchable FIFO usage approach is developed to efficiently manage FIFO arrangement for 48 FFT modes. In addition, a design technique of coarse and fine rotating is designed to effectively reduce twiddle-factor circuit area. By using TSMC 40-nm CMOS technology, an FFT ASIC implementation only has a core area occupation of 0.414 mm2and consumes 49.8 mW in average at maximal working frequency of 526.32 MHz. This innovative design work is competitive as compared to current state-of-the-art works, especially in terms of circuit area cost and power/energy performance evaluation.
机译:在本文中,我们提出了一种灵活且可重新配置的可变基数快速傅立叶变换(FFT)硬件体系结构。它旨在支持当前3GPP-LTE通信系统中定义的48个不同的FFT大小和多达4096个FFT点。组合式设计结构主要基于radix-5 n 2基于单路径延迟反馈FFT和多达18个各种可变基数的FFT处理。开发了一种可切换FIFO使用方法的设计技术,以有效管理48种FFT模式的FIFO安排。另外,设计了粗旋转和细旋转的设计技术以有效地减小旋转因子电路面积。通过使用台积电40纳米CMOS技术,FFT ASIC实现的核心面积仅占0.414毫米 n 2 n,在526.32 MHz的最大工作频率下平均消耗49.8 mW。与当前的最新技术相比,这项创新的设计工作具有竞争力,特别是在电路面积成本和功率/能源性能评估方面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号