首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >An On-Chip Self-Characterization of a Digital-to-Time Converter by Embedding it in a First-Order$DeltaSigma$Loop
【24h】

An On-Chip Self-Characterization of a Digital-to-Time Converter by Embedding it in a First-Order$DeltaSigma$Loop

机译:通过将数字时间转换器嵌入一阶 $ Delta Sigma $ 的片内自表征tex-math> 循环

获取原文
获取原文并翻译 | 示例

摘要

To characterize an on-chip programmable delay in a low-cost and high-resolution manner, a built-in self-test based on a first-order ΔΣ time-to-digital converter with self-calibration is proposed and implemented in TSMC 28-nm CMOS. The system is self-contained, and only one digital clock is needed for the measurements. A system self-calibration algorithm is proposed to calibrate nonlinearities of the analog circuitry. The operation is robust over PVT variations since the delay information is normalized to the input clock period. To verify the proposed idea, two different digital-to-time converters performing the on-chip delay are measured and analyzed at 50-MHz clocking frequency with 0.65-ps standard time deviation per measurement.
机译:为了以低成本和高分辨率的方式表征片上可编程延迟,在台积电28中提出并实现了基于具有自校准功能的一阶ΔΣ时间数字转换器的内置自测试功能-nm CMOS。该系统是独立的,仅需一个数字时钟即可进行测量。提出了一种系统自校准算法来校准模拟电路的非线性。由于延迟信息被归一化为输入时钟周期,因此该操作对于PVT变化具有鲁棒性。为了验证所提出的想法,在50MHz时钟频率下对两个执行片上延迟的不同数字至时间转换器进行测量和分析,每次测量的标准时间偏差为0.65ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号