首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 0.9-V 100-$mu$W Feedforward Adder-Less Inverter-Based MASH$DeltaSigma$Modulator With 91-dB Dynamic Range and
【24h】

A 0.9-V 100-$mu$W Feedforward Adder-Less Inverter-Based MASH$DeltaSigma$Modulator With 91-dB Dynamic Range and

机译:0.9-V 100- $ mu $ 基于前馈加法器的基于逆变器的MASH <内联公式> $ Delta Sigma $ 具有91dB动态范围和

获取原文
获取原文并翻译 | 示例

摘要

A 0.9-V ΔΣ modulator integrated into a 0.18-μm CMOS technology for digitizing signals in low-power devices is presented in this paper. To do so, a cascade (multistage noise shaping) architecture based on an adder-less feedforward structure is proposed. The proposed modulator has a unity signal transfer function in both stages of the modulator in order to reduce the integrator's output swings. To mitigate the failure of slow process corner in the weak inversion as well as to further diminish the power consumption of the presented modulator, a fully differential self- and bulk-biased inverter-based operational transconductance amplifier is proposed. Experimental results are shown to demonstrate the efficiency of the proposed ΔΣ converter, showing state-of-the-art performance, by featuring 88.7-dB signal-to-noise ratio, 86.4-dB signal-to-noise plus distortion ratio, and 91-dB dynamic range within a signal bandwidth of 20 kHz, with a power dissipation of 103.4 μW when the circuit is clocked at 5.12 MHz.
机译:本文介绍了一种集成在0.18μmCMOS技术中的0.9VΔΣ调制器,用于将低功率器件中的信号数字化。为此,提出了一种基于无加法器前馈结构的级联(多级噪声整形)架构。所提出的调制器在调制器的两个阶段均具有统一的信号传递函数,以减小积分器的输出摆幅。为了减轻弱反转中慢过程拐角的故障以及进一步降低所提出调制器的功耗,提出了一种全差分自偏置和体偏置的基于逆变器的运算跨导放大器。实验结果表明,通过提供88.7-dB信噪比,86.4-dB信噪比和失真比以及91的特性,可以证明拟议的ΔΣ转换器的效率,并展示了最新性能。 -dB动态范围,信号带宽为20 kHz,电路时钟为5.12 MHz时功耗为103.4μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号