首页> 外文期刊>IEEE transactions on biomedical circuits and systems >A Low-Power Gateable Vernier Ring Oscillator Time-to-Digital Converter for Biomedical Imaging Applications
【24h】

A Low-Power Gateable Vernier Ring Oscillator Time-to-Digital Converter for Biomedical Imaging Applications

机译:用于生物医学成像应用的低功耗可门游标环振荡器时间数字转换器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a high resolution, high precision and ultra-low power consumption time-to-digital converter (TDC) is presented. The proposed TDC is based on the gateable Vernier ring oscillator architecture. Fine resolution is achieved through two ring oscillators arranged in the Vernier configuration. This TDC employs a single-transition end-of-conversion detection circuit and turns off the ring oscillators whenever the conversion is completed to reduce power consumption. The prototype chip is fabricated in a standard 130 nm digital CMOS process and its area is only 0.03 . Using a 1.2 V supply, the TDC achieves a resolution of 7.3 ps, a single-shot precision of 1.0LSB, and an average power consumption of 1.2 mW. A root-mean-square integral nonlinearity (INL) of 1.2 LSB is obtained with the help of an INL look-up-table calibration. Compared to previously reported ring-oscillator based TDCs, the proposed design achieves the lowest power consumption to date.
机译:本文提出了一种高分辨率,高精度和超低功耗的时间数字转换器(TDC)。拟议的TDC基于可门的Vernier环形振荡器架构。通过以Vernier配置布置的两个环形振荡器可以实现精细的分辨率。该TDC采用单过渡转换结束检测电路,并在转换完成时关闭环形振荡器,以降低功耗。该原型芯片采用标准的130 nm数字CMOS工艺制造,其面积仅为0.03。 TDC使用1.2 V电源,可实现7.3 ps的分辨率,1.0 LSB的单脉冲精度和1.2 mW的平均功耗。借助INL查找表校准,可获得1.2 LSB的均方根积分非线性(INL)。与以前报道的基于环形振荡器的TDC相比,该提议的设计实现了迄今为止最低的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号