首页> 外文期刊>IEEE transactions on biomedical circuits and systems >A 0.3V 10b 3MS/s SAR ADC With Comparator Calibration and Kickback Noise Reduction for Biomedical Applications
【24h】

A 0.3V 10b 3MS/s SAR ADC With Comparator Calibration and Kickback Noise Reduction for Biomedical Applications

机译:具有比较器校准的0.3V 10B 3MS / S SAR ADC,生物医学应用的反冲降噪

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a 10-bit successive approximation analog-to-digital converter (ADC) that operates at an ultralow voltage of 0.3 V and can be applied to biomedical implants. The study proposes several techniques to improve the ADC performance. A pipeline comparator was utilized to maintain the advantages of dynamic comparators and reduce the kickback noise. Weight biasing calibration was used to correct the offset voltage without degrading the operating speed of the comparator. The incorporation of a unity-gain buffer improved the bootstrap switch leakage problem during the hold period and reduced the effect of parasitic capacitances on the digital-to-analog converter. The chip was fabricated using 90-nm CMOS technology. The data measured at a supply voltage of 0.3 V and sampling rate of 3 MSps for differential nonlinearity and integral nonlinearity were +0.83/-0.54 and +0.84/-0.89, respectively, and the signal-to-noise plus distortion ratio and effective number of bits were 56.42 dB and 9.08 b, respectively. The measured total power consumption was 6.6 mu W at a figure of merit of 4.065 fJ/conv.-step.
机译:本文提出了一个10位连续近似模数转换器(ADC),其以0.3V的超级电压运行,并且可以应用于生物医学植入物。该研究提出了几种改进ADC性能的技术。利用管道比较器保持动态比较器的优点,并降低回扣噪音。重量偏置校准用于校正偏移电压而不会降低比较器的操作速度。在保持周期期间,统一增益缓冲器的结合改善了自举开关泄漏问题,并降低了寄生电容对数字到模拟转换器的影响。使用90-NM CMOS技术制造芯片。在0.3V的电源电压下测量的数据以及用于差分非线性和整体非线性的3 MSP的采样率分别为+ 0.83 / -0.54和+ 0.84 / -0.89,以及信号 - 噪声加失真率和有效数量比特分别为56.42 dB和9.08 b。测量的总功耗为6.6μW,在4.065 FJ / Conv.步骤中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号