首页> 外文期刊>IEEE computer architecture letters >Towards High-Performance Bufferless NoCs with SCEPTER
【24h】

Towards High-Performance Bufferless NoCs with SCEPTER

机译:借助SCEPTER实现高性能无缓冲NoC

获取原文
获取原文并翻译 | 示例

摘要

In the many-core era, the network on-chip (NoC) is playing a larger role in meeting performance, area and power goals, as router buffers contribute greatly to NoC area and power usage. Proposals have advocated bufferless NoCs, however a performance wall has been reached such that high throughput performance has not been extracted. We present SCEPTER, a high-performance bufferless mesh NoC that sets up single-cycle virtual express paths dynamically across the chip, allowing deflected packets to go through non-minimal paths with no latency penalty. For a 64 node network, we demonstrate an average percent reduction in latency and an average 1.3 higher throughput over a baseline bufferless NoC for synthetic traffic patterns; with comparable performance to a single-cycle multihop buffered mesh network with six flit buffers, per input port, in each router.
机译:在多核时代,片上网络(NoC)在满足性能,面积和功耗目标方面发挥着更大的作用,因为路由器缓冲区极大地促进了NoC面积和功耗。提议提倡无缓冲NoC,但是已经达到了性能极限,因此尚未提取高吞吐量性能。我们介绍了SCEPTER,这是一种高性能的无缓冲网状NoC,可在整个芯片上动态设置单周期虚拟快递路径,允许偏转的数据包通过非最小路径,而不会造成延迟。对于64节点网络,对于合成流量模式,与基线无缓冲NoC相比,我们展示了平均降低的延迟时间和平均1.3倍的吞吐量。与每个路由器的每个输入端口具有六个flit缓冲区的单周期多跳缓冲网状网络具有可比的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号