首页> 外文期刊>IEEE computer architecture letters >A Case For Asymmetric Processing in Memory
【24h】

A Case For Asymmetric Processing in Memory

机译:内存中非对称处理的一种情况

获取原文
获取原文并翻译 | 示例
           

摘要

By sidestepping the limitations at the memory interface, processing-in-memory (PIM) unlocks internally available memory bandwidth to the compute units on the memory side. This abundant bandwidth is conventionally utilized by highly-parallel throughput-oriented many-core style PIM architectures via offloading bandwidth-bound parallel tasks. However, it can be difficult to fully isolate these PIM-suitable tasks, and an offloaded program may include compute-bound sequential phases. These PIM-averse phases constitute a critical performance bottleneck for conventional many-core style PIM architectures. In this paper, we propose an analytical model for PIM execution that considers a program's bandwidth demand as well as its parallelism. Based on the proposed model, we make a case for an asymmetric PIM architecture that can mitigate the performance bottlenecks for PIM-averse phases while keeping the performance upside for PIM-suitable phases.
机译:通过回避内存接口上的限制,内存中处理(PIM)可以为内存侧的计算单元解锁内部可用的内存带宽。通常,通过卸载带宽受限的并行任务,以高度并行化为导向的面向吞吐量的多核样式PIM体系结构利用此丰富的带宽。但是,可能很难完全隔离这些适合PIM的任务,并且卸载的程序可能包括计算绑定的顺序阶段。这些不符合PIM的阶段构成了传统的多核风格PIM体系结构的关键性能瓶颈。在本文中,我们提出了一种用于PIM执行的分析模型,该模型考虑了程序的带宽需求及其并行性。基于提出的模型,我们提出了一种非对称PIM体系结构的案例,该体系结构可以缓解PIM反对阶段的性能瓶颈,同时保持适合PIM阶段的性能优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号