首页> 外文期刊>IEE proceedings. Part G >Quaternary voltage-mode CMOS circuits for multiple-valued logic
【24h】

Quaternary voltage-mode CMOS circuits for multiple-valued logic

机译:用于多值逻辑的四元电压模式CMOS电路

获取原文
获取原文并翻译 | 示例
           

摘要

A set of novel voltage-mode CMOS circuits for the implementation of multiple-valued logic (MVL) systems is introduced. The circuit level implementation of the multiple-valued logic operators : logical sum, logical product, level-up, level-down and level conversions are presented. The mathematical properties of the latter operator are formally proved. The proposed multiple-valued logic circuits exhibit zero static power consumption, do not use clocking, and function on any arithmetic base. The proposed circuits consist of appropriately constructed enhancement-mode and depletion-mode 1.5μm MOSFETs. Simulation of the introduced quaternary logic voltage-mode CMOS circuits, using SPICE, indicates improved performance (higher speeds) compared to existing ones.
机译:介绍了一组用于实现多值逻辑(MVL)系统的新型电压模式CMOS电路。给出了多值逻辑运算符的电路级实现:逻辑和,逻辑乘积,上级,下级和级转换。后者运算符的数学性质已得到正式证明。所提出的多值逻辑电路表现出零静态功耗,不使用时钟,并且可以在任何算术基础上工作。拟议的电路由适当构造的增强型和耗尽型1.5μmMOSFET组成。使用SPICE对引入的四元​​逻辑电压模式CMOS电路进行的仿真表明,与现有电路相比,其性能得到了改善(速度更高)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号