...
首页> 外文期刊>IEEE Transactions on Acoustics, Speech, and Signal Processing >The use of data dependence graphs in the design of bit-level systolic arrays
【24h】

The use of data dependence graphs in the design of bit-level systolic arrays

机译:数据相关图在位级脉动阵列设计中的使用

获取原文
获取原文并翻译 | 示例

摘要

The use of bit-level systolic array circuits as building blocks in the construction of larger word-level systolic systems is investigated. It is shown that the overall structure and detailed timing of such systems may be derived quite simply using the dependence graph and cut-set procedure developed by S.Y. Kung (1988). This provides an attractive and intuitive approach to the bit-level design of many VLSI signal processing components. The technique can be applied to ripple-through and partly pipelined circuits as well as fully systolic designs. It therefore provides a means of examining the relative tradeoff between levels of pipelining, chip area, power consumption, and throughput rate within a given VLSI design.
机译:研究了在大型字级脉动系统的构造中使用位级脉动阵列电路作为构建块。结果表明,使用S.Y.开发的依赖图和割集程序可以非常简单地得出此类系统的整体结构和详细时序。 Kung(1988)。这为许多VLSI信号处理组件的位级设计提供了一种有吸引力且直观的方法。该技术可以应用于纹波直通和部分流水线的电路以及完全收缩设计。因此,它提供了一种检查给定VLSI设计中流水线级别,芯片面积,功耗和吞吐率之间的相对权衡的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号