首页> 外文期刊>IEEE Transactions on Circuits and Systems. II >The design of an all-digital phase-locked loop with small DCO hardware and fast phase lock
【24h】

The design of an all-digital phase-locked loop with small DCO hardware and fast phase lock

机译:具有小型DCO硬件和快速锁相功能的全数字锁相环的设计

获取原文
获取原文并翻译 | 示例
           

摘要

The cores of the all-digital phase-locked loop (ADPLL) are the switch-tuning digital control oscillator (DCO) and the architecture, In this brief, we propose a DCO with reduced hardware cost, and architecture with characteristics of fast frequency locking, full digitization, easy design and implementation, and good stability. It is suitable to be used as the clock generator for high-performance microprocessors. The prototype of a 3.3-V ADPLL chip has been designed by TSMC's 0.6 /spl mu/m SPDM CMOS process. The simulation shows that this ADPLL can operate in the range between 60 and 400 MHz, and at four times the reference clock frequency. The phase-lock process takes 47 clock cycles, and the phase error is less than 0.1 ns.
机译:全数字锁相环(ADPLL)的核心是开关调谐数字控制振荡器(DCO)和体系结构。在本简介中,我们提出了一种具有降低的硬件成本的DCO,以及具有快速锁频特性的体系结构,完整的数字化,易于设计和实施以及良好的稳定性。它适合用作高性能微处理器的时钟发生器。台积电(TSMC)的0.6 / spl mu / m SPDM CMOS工艺设计了3.3V ADPLL芯片的原型。仿真表明,该ADPLL可以在60至400 MHz的范围内工作,并且工作频率是参考时钟频率的四倍。锁相过程需要47个时钟周期,并且相位误差小于0.1 ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号