首页> 外文期刊>Emerging and Selected Topics in Circuits and Systems, IEEE Journal on >Emitter-Coupled Spin-Transistor Logic: Cascaded Spintronic Computing Beyond 10 GHz
【24h】

Emitter-Coupled Spin-Transistor Logic: Cascaded Spintronic Computing Beyond 10 GHz

机译:发射极耦合自旋晶体管逻辑:级联自旋电子计算超过10 GHz

获取原文
获取原文并翻译 | 示例

摘要

The cascading of logic gates is a critical challenge for the development of spintronic logic circuits. Here we propose the first logic family exploiting magnetoresistive bipolar spin-transistors to achieve a complete spintronic logic family in which logic gates can be cascaded. This logic family, emitter-coupled spin-transistor logic (ECSTL), is an extension of emitter-coupled logic (ECL) that leverages the advanced features of spintronic devices. The current through the ECL differential amplifier is routed to create a magnetic field that modulates the magnetoamplification of the spin-transistors. This cascading mechanism supplements the voltage cascading available in conventional ECL, providing additional inputs to each logic stage. Each gate therefore has increased logical functionality, leading to logic minimization and compact circuits. No additional current is required to employ this added spintronic switching, resulting in improved speed, area, and power characteristics. This logic family achieves a power-delay product 10–25 times smaller than conventional ECL, inspiring a pathway for high-performance spintronic computing beyond 10 GHz.
机译:逻辑门的级联是自旋电子电路开发的关键挑战。在这里,我们提出了第一个利用磁阻双极自旋晶体管来实现一个完整的自旋电子逻辑系列的逻辑系列,其中逻辑门可以级联。该逻辑系列是发射极耦合自旋晶体管逻辑(ECSTL),是对发射极耦合逻辑(ECL)的扩展,它利用了spintronic器件的高级功能。路由通过ECL差分放大器的电流以产生一个磁场,该磁场调制自旋晶体管的磁增幅。这种级联机制补充了常规ECL中可用的电压级联,为每个逻辑级提供了额外的输入。因此,每个门都具有增强的逻辑功能,从而导致逻辑最小化和紧凑的电路。使用此自旋电子开关不需要额外的电流,从而提高了速度,面积和功率特性。该逻辑系列可实现比传统ECL小10至25倍的功率延迟乘积,从而为10 GHz以上的高性能自旋电子计算提供了一条途径。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号