首页> 外文期刊>IEEE Transactions on Electron Devices >Neuron MOS binary-logic integrated circuits. II. Simplifying techniques of circuit configuration and their practical applications
【24h】

Neuron MOS binary-logic integrated circuits. II. Simplifying techniques of circuit configuration and their practical applications

机译:神经元MOS二进制逻辑集成电路。二。电路配置的简化技术及其实际应用

获取原文
获取原文并翻译 | 示例

摘要

For pt.I see ibid., vol.40, no.3, p.570-6 (March 1993). The fundamental circuit ideas developed by the authors in Part I are applied to practical circuits, and the impact of neuron MOSFET on the implementation of binary-logic circuits is examined. For this purpose, two techniques are presented to simplify the circuit configurations. It is shown that the input-stage D/A converter circuit in the basic configuration can be eliminated without any major problems, resulting in improved noise margins and speed performance. Then a design technique for symmetric functions, which is especially important when the number of input variables increases, is presented. The nu MOS logic design is characterized by a large reduction in the number of transistors as well as of interconnections. However, the decrease in transistor count comes at a cost in process tolerance due to the multivalued nature of the device operation. Test circuits were fabricated by a typical double-polysilicon CMOS process, and the measurement results are presented.
机译:关于第一部分,见同上,第40卷第3期,第570-6页(1993年3月)。作者在第一部分中提出的基本电路思想被应用于实际电路,并研究了神经元MOSFET对二进制逻辑电路实现的影响。为此目的,提出了两种技术来简化电路配置。结果表明,基本配置中的输入级D / A转换器电路可以消除,而没有任何重大问题,从而改善了噪声容限和速度性能。然后提出了一种对称函数的设计技术,当输入变量的数量增加时,该技术尤其重要。 nu MOS逻辑设计的特点是晶体管和互连数量大大减少。然而,由于器件操作的多值性质,晶体管数量的减少是以工艺公差为代价的。通过典型的双多晶硅CMOS工艺制造了测试电路,并给出了测量结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号