首页> 外文期刊>IEEE Transactions on Electron Devices >Characteristics and Modeling of Sub-10-nm Planar Bulk CMOS Devices Fabricated by Lateral Source/Drain Junction Control
【24h】

Characteristics and Modeling of Sub-10-nm Planar Bulk CMOS Devices Fabricated by Lateral Source/Drain Junction Control

机译:横向源/漏结控制制造的低于10nm平面体CMOS器件的特性和建模

获取原文
获取原文并翻译 | 示例
           

摘要

Sub-10-nm planar bulk CMOS devices were demonstrated by a lateral source/drain (S/D) junction control, which consists of the notched gate electrode, shallow S/D extensions, and steep halo in a reverse-order S/D formation. Furthermore, the transport properties were also evaluated by using those sub-10-nm planar bulk MOSFETs. The direct-tunneling currents between the S/D regions, with not only the gate length but also the "drain-induced tunneling modulation (DITM)" effects, are clearly observed for the sub-10-nm CMOS devices at low temperature. Moreover, a quantum mechanical simulation reveals that the tunneling currents increase with the increase in the temperatures and gate voltages, resulting in a certain amount of contribution to the subthreshold current even at 300 K. Therefore, it is strongly required that the supply voltage should be reduced to suppress the DITM effects for the sub-10-nm CMOS devices even under the room-temperature operations.
机译:通过横向源极/漏极(S / D)结控制演示了低于10纳米的平面体CMOS器件,该器件由带缺口的栅电极,浅的S / D扩展和反向S / D的陡峭晕圈组成编队。此外,还通过使用那些低于10nm的平面体MOSFET来评估传输性能。在低温下,对于亚10纳米以下的CMOS器件,可以清楚地观察到S / D区之间的直接隧道电流,不仅具有栅极长度,还具有“漏极诱导的隧穿调制(DITM)”效应。此外,量子力学模拟表明,隧穿电流随温度和栅极电压的增加而增加,即使在300 K时,也对亚阈值电流有一定贡献。因此,强烈要求电源电压应为降低了其抑制能力,即使在室温条件下,也能抑制亚10纳米以下CMOS器件的DITM效应。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号