首页> 外文期刊>IEEE Transactions on Electron Devices >A Self-Consistent Substrate Thermal Profile Estimation Technique for Nanoscale ICs—Part II: Implementation and Implications for Power Estimation and Thermal Management
【24h】

A Self-Consistent Substrate Thermal Profile Estimation Technique for Nanoscale ICs—Part II: Implementation and Implications for Power Estimation and Thermal Management

机译:纳米级IC的自洽衬底热分布估计技术-第二部分:功率估计和热管理的实现和意义

获取原文
获取原文并翻译 | 示例

摘要

As transistors continue to evolve along Moore''s Law and silicon devices take advantage of this evolution to offer increasing performance, there is a critical need to accurately estimate the silicon-substrate (junction or die) thermal gradients and temperature profile for the development and thermal management of future generations of all high-performance integrated circuits (ICs) including microprocessors. This paper presents an accurate chip-level leakage-aware method that self-consistently incorporates various electrothermal couplings between chip power, junction temperature, operating frequency, and supply voltage for substrate thermal profile estimation and also employs a realistic package thermal model that comprehends different packaging layers and noncubic structure of the package, which are not accounted for in traditional analyses. The evaluation using the proposed methodology is efficient and shows excellent agreements with an industrial-quality computational-fluid-dynamics (CFD) based commercial software. Furthermore, the methodology is shown to become increasingly effective with increase in leakage as technology scales. It is shown that considering electrothermal couplings and realistic package thermal model not only improves the accuracy of estimating the heat distribution across the chip but also has significant implications for precise power estimation and thermal management in nanometer-scale CMOS technologies.
机译:随着晶体管继续按照摩尔定律发展,并且硅器件利用这一发展趋势来提供更高的性能,因此迫切需要准确估算出硅衬底(结或裸片)的热梯度和温度曲线,以进行开发和开发。包括微处理器在内的所有下一代高性能集成电路(IC)的热管理。本文提出了一种精确的芯片级泄漏感知方法,该方法可始终如一地结合芯片功率,结温,工作频率和电源电压之间的各种电热耦合,以估计基板的热分布,并采用一种实际的封装热模型来理解不同的封装包装的层和非立方结构,这在传统分析中没有考虑。使用所提出的方法进行评估是有效的,并且与基于工业质量的计算流体动力学(CFD)的商业软件显示出极好的一致性。此外,随着技术规模的扩大,随着泄漏的增加,该方法越来越有效。结果表明,考虑电热耦合和实际的封装热模型,不仅可以提高估计芯片上热量分布的准确性,而且对纳米级CMOS技术中的精确功率估算和热管理也具有重要意义。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号