首页> 外文期刊>Electron Devices, IEEE Transactions on >Simulation and Design Methodology for Hybrid SET-CMOS Integrated Logic at 22-nm Room-Temperature Operation
【24h】

Simulation and Design Methodology for Hybrid SET-CMOS Integrated Logic at 22-nm Room-Temperature Operation

机译:22 nm室温下混合SET-CMOS集成逻辑的仿真和设计方法

获取原文
获取原文并翻译 | 示例

摘要

Single-electron transistor (SET) circuits can be stacked above the CMOS platform to achieve functional and heterogeneous 3-D integration of nanoelectronic devices. For SET-CMOS hybridization, CMOS technology is essential for I/O, signal restoration, and maintaining compatibility with established technology. In spite of the SET's unparalleled advantages, its low current drive and output voltage when driving CMOS logic makes its use questionable in commercial ICs, specifically at the SET-CMOS interface. In this paper, we contribute to the design, analysis, and simulation of hybrid SET-CMOS circuits exploiting room-temperature operating SET technology. We developed an efficient computer-aided design tool to simulate large-scale SET and hybrid SET-CMOS circuits with conventional device elements. To demonstrate the SET logic driving capability for CMOS with interconnect parasitics, we analytically derived the SET logic parameters for the 22-nm technology node and used them to simulate hybrid SET-CMOS logic. We studied the performance of such hybrid logic circuit in terms of delay and bandwidth and addressed the tradeoffs between fabrication and electrical parameters. Our simulation results demonstrate the SET logic driving capability for CMOS comparable output voltage at gigahertz frequency in a hybrid SET-CMOS architecture. Finally, a comparison between SET and CMOS logic demonstrates that the SET logic outperforms CMOS.
机译:可将单电子晶体管(SET)电路堆叠在CMOS平台上方,以实现纳米电子设备的功能性和异构3D集成。对于SET-CMOS杂交,CMOS技术对于I / O,信号恢复以及保持与现有技术的兼容性至关重要。尽管SET具有无与伦比的优势,但在驱动CMOS逻辑时其低电流驱动和输出电压仍使其在商用IC中使用存在疑问,特别是在SET-CMOS接口上。在本文中,我们为利用室温工作SET技术的混合SET-CMOS电路的设计,分析和仿真做出了贡献。我们开发了一种高效的计算机辅助设计工具,可以模拟具有常规器件元件的大规模SET和混合SET-CMOS电路。为了演示具有互连寄生效应的CMOS的SET逻​​辑驱动能力,我们以分析方式得出了22纳米技术节点的SET逻​​辑参数,并使用它们来模拟混合SET-CMOS逻辑。我们研究了这种混合逻辑电路在延迟和带宽方面的性能,并解决了制造和电气参数之间的权衡问题。我们的仿真结果表明,在SET-CMOS混合架构中,千兆赫兹频率下CMOS相当的输出电压具有SET逻辑驱动能力。最后,SET和CMOS逻辑之间的比较表明SET逻辑优于CMOS。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号