首页> 外文期刊>IEEE Transactions on Electron Devices >Low-Power CMOS Image Sensor Based on Column-Parallel Single-Slope/SAR Quantization Scheme
【24h】

Low-Power CMOS Image Sensor Based on Column-Parallel Single-Slope/SAR Quantization Scheme

机译:基于列并行单斜率/ SAR量化方案的低功耗CMOS图像传感器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a low-power megapixel image sensor design. In this paper, a column-parallel 11-bit two-step quantization scheme is proposed. It consists of a 3-bit single-slope analog-to-digital converter (ADC) and an 8-bit successive approximation register (SAR) ADC. The power consumption of the column-parallel circuitry is significantly reduced when compared with the traditional single-slope ADC and other low-power ADC schemes because smaller SAR ADC reference voltages are selected after quantizing the first three most significant bits. In addition, as only an 8-bit SAR ADC is required in the proposed quantization scheme, the capacitor array matching can be greatly relaxed compared with an 11-bit SAR ADC thus, resulting in noncalibration feature. A 1200$,times,$800 pixel resolution color CMOS image sensor (CIS) is fabricated using TSMC 0.18-$mu{rm m}$ CIS technology. The measurement result shows that the total power consumption figure-of-merit of this research is only 1.33 mW/megapixel/frame under 3.3-V (analog)/1.8-V (digital) power supply.
机译:本文提出了一种低功耗百万像素图像传感器设计。本文提出了一种列并行的11位两步量化方案。它由一个3位单斜率模数转换器(ADC)和一个8位逐次逼近寄存器(SAR)ADC组成。与传统的单斜率ADC和其他低功耗ADC方案相比,列并行电路的功耗显着降低,因为在对前三个最高有效位进行量化后,会选择较小的SAR ADC参考电压。另外,由于在所提出的量化方案中仅需要8位SAR ADC,与11位SAR ADC相比,电容器阵列的匹配可以大大放松,因此具有非校准功能。使用TSMC 0.18- <公式公式类型制造了1200 <公式公式类型=“ inline”> $,times,$ 800像素分辨率彩色CMOS图像传感器(CIS) =“ inline”> $ mu {rm m} $

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号