首页> 外文期刊>Electron Devices, IEEE Transactions on >Part II: A Fully Integrated RF PA in 28-nm CMOS With Device Design for Optimized Performance and ESD Robustness
【24h】

Part II: A Fully Integrated RF PA in 28-nm CMOS With Device Design for Optimized Performance and ESD Robustness

机译:第二部分:采用28nm CMOS的全集成RF PA,具有旨在优化性能和ESD鲁棒性的器件设计

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we report drain-extended MOS device design guidelines for the RF power amplifier (RF PA) applications. A complete RF PA circuit in a 28-nm CMOS technology node with the matching and biasing network is used as a test vehicle to validate the RF performance improvement by a systematic device design. A complete RF PA with 0.16-W/mm power density is reported experimentally. By simultaneous improvement of device-circuit performance, 45% improvement in the circuit RF power gain, 25% improvement in the power-added efficiency at 1-GHz frequency, and improvement in the electrostatic discharge robustness are reported experimentally.
机译:在本文中,我们报告了针对RF功率放大器(RF PA)应用的漏极扩展MOS器件设计指南。具有匹配和偏置网络的28nm CMOS技术节点中的完整RF PA电路被用作测试工具,以通过系统的器件设计来验证RF性能的提高。实验报告了功率密度为0.16-W / mm的完整RF PA。通过同时改善器件电路性能,实验报告了电路射频功率增益提高了45%,在1 GHz频率下功率附加效率提高了25%,静电放电强度得到了提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号