首页> 外文期刊>IEEE Transactions on Electron Devices >Device Exploration of NanoSheet Transistors for Sub-7-nm Technology Node
【24h】

Device Exploration of NanoSheet Transistors for Sub-7-nm Technology Node

机译:用于7纳米以下技术节点的NanoSheet晶体管的器件探索

获取原文
获取原文并翻译 | 示例

摘要

In this paper, lateral gate-all-around nano-sheet transistors (NSH-FETs) are explored from intrinsic performance to dc and ring oscillator (RO) benchmark compared with FinFETs and nanowire transistors (NW-FETs) for sub-7-nm node. The band structure calculated technology computer aided design results show comparable intrinsic performance to FinFETs at same channel cross section. On top of that, dc and RO are evaluated by taking into account electrostatics, parasitic components, and layout configurations. The NSH-FETs show an advantage in drive current with the NSH width but their RO performance is limited by the device capacitance. The multiple narrow NSH-FET shows ~5% higher drive current compared to the NW-FET at similar subthreshold swing, allowing heavier capacitive loaded circuit. In addition, NSH-FETs can provide the device design freedom from aggressive fin pitch scaling.
机译:在本文中,与用于7纳米以下的FinFET和纳米线晶体管(NW-FET)相比,研究了横向全栅纳米片晶体管(NSH-FET)从固有性能到直流和环形振荡器(RO)基准。节点。带状结构计算技术的计算机辅助设计结果表明,在相同的通道截面下,其固有性能与FinFET相当。最重要的是,通过考虑静电,寄生成分和布局配置来评估dc和RO。 NSH-FET在具有NSH宽度的驱动电流中显示出优势,但其RO性能受器件电容的限制。在类似的亚阈值摆幅下,多个窄NSH-FET的驱动电流比NW-FET高约5%,从而允许更大的电容负载电路。另外,NSH-FET可以使器件设计不受激进的鳍间距调整的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号