首页> 外文期刊>IEEE Electron Device Letters >Application of high pressure deuterium annealing for improving the hot carrier reliability of CMOS transistors
【24h】

Application of high pressure deuterium annealing for improving the hot carrier reliability of CMOS transistors

机译:高压氘退火在提高CMOS晶体管热载流子可靠性中的应用

获取原文
获取原文并翻译 | 示例
       

摘要

We present the effect of high pressure deuterium annealing on hot carrier reliability improvements of CMOS transistors. High pressure annealing increases the rate of deuterium incorporation at the SiO/sub 2//Si interface. We have achieved a significant lifetime improvement (90/spl times/) from fully processed wafers (four metal layers) with nitride sidewall spacers and SiON cap layers. The improvement was determined by comparing to wafers that were annealed in a conventional hydrogen forming gas anneal. The annealing time to achieve the same level of improvement is also significantly reduced. The increased incorporation of D at high pressure was confirmed by the secondary ion mass spectrometry characterization.
机译:我们提出了高压氘退火对CMOS晶体管热载流子可靠性提高的影响。高压退火提高了氘在SiO / sub 2 // Si界面处的掺入速率。通过充分处理具有氮化物侧壁隔离层和SiON盖层的晶片(四个金属层),我们已经实现了显着的使用寿命改善(90 / spl次/)。通过与在常规制氢气体退火中退火过的晶片进行比较来确定改进。达到相同改善水平的退火时间也大大减少。通过二次离子质谱表征证实了在高压下D的引入增加。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号