...
首页> 外文期刊>IEEE Electron Device Letters >A 0.8-dB insertion-loss, 17.4-dBm power-handling, 5-GHz transmit/receive switch with DETs in a 0.18-/spl mu/m CMOS process
【24h】

A 0.8-dB insertion-loss, 17.4-dBm power-handling, 5-GHz transmit/receive switch with DETs in a 0.18-/spl mu/m CMOS process

机译:具有0.18- / spl mu / m CMOS工艺的具有DET的0.8dB插入损耗,17.4dBm功率处理,5GHz发送/接收开关

获取原文
获取原文并翻译 | 示例
           

摘要

An optimized single-pole double-throw (SPDT) transmit/receive (T/R) switch has been fabricated using depletion-layer-extended transistors (DETs) in a 0.18 /spl mu/m CMOS process. The switch features the highest performance to date of any switch using a CMOS process, of a 0.8 dB insertion-loss, 23 dB isolation and 17.4 dBm power-handling capability at 5 GHz. The low insertion-loss has been achieved with the effects of junction capacitance decrease and substrate resistance increase in the DET, the adoption of low-loss shielded-pads, and several layout optimizations. The high power-handling capability is owing to the combined effect of the adoption of the source/drain dc biasing scheme and the high substrate resistance in the DET.
机译:使用耗尽层扩展晶体管(DET)以0.18 / spl mu / m CMOS工艺制造了优化的单刀双掷(SPDT)发送/接收(T / R)开关。该开关具有迄今为止使用CMOS工艺的所有开关中最高的性能,在5 GHz时具有0.8 dB的插入损耗,23 dB的隔离度和17.4 dBm的功率处理能力。通过降低DET中的结电容和增加衬底电阻,以及采用低损耗的屏蔽焊盘以及多项布局优化,实现了低插入损耗。高功率处理能力归因于采用源/漏直​​流偏置方案和DET中高衬底电阻的综合作用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号