首页> 外文期刊>Electron Device Letters, IEEE >Investigation of the Suitability of 1200-V Normally-Off Recessed-Implanted-Gate SiC VJFETs for Efficient Power-Switching Applications
【24h】

Investigation of the Suitability of 1200-V Normally-Off Recessed-Implanted-Gate SiC VJFETs for Efficient Power-Switching Applications

机译:1200V常断型嵌入式栅极SiC VJFET在高效功率开关应用中的适用性研究

获取原文
获取原文并翻译 | 示例

摘要

A recessed-implanted-gate (RIG) 1290-V normally-off (N-OFF) 4H-SiC vertical-channel JFET (VJFET), fabricated with a single masked ion implantation and no epitaxial regrowth, is evaluated for efficient power conditioning applications. The relationship between the VJFET's on-state resistance and current gain is elucidated. Under high-current-gain operation, which is required for efficient power switching, the 1200-V N-OFF (enhancement mode) VJFET exhibits a prohibitively high on-state resistance. Comparison with 1200-V normally-on VJFETs, fabricated on the same wafer, confirms experimentally that the strong gate-depletion-region overlap required for 1200-V N-OFF blocking is the principal contributor to the prohibitively high specific on-state resistance observed under high-current-gain VJFET operation. Perfecting the 1200-V edge termination structure, which can reduce the theoretical drift specific ON-state resistance from 2.2 to 1.5 mOmega ldr cm2, has a negligible impact in decreasing the channel-dominated 1200-V N-OFF VJFET resistance. The RIG VJFET channel-region optimization simulations (assuming a single commercial implantation and no epitaxial regrowth) revealed that, although aggressively increasing channel doping lowers the resistance, the corresponding reduction in the source mesa width can prohibitively limit manufacturability.
机译:评估了采用单掩膜离子注入且无外延生长的嵌入式注入栅极(RIG)1290-V常关(N-OFF)4H-SiC垂直沟道JFET(VJFET),以进行有效的功率调节应用。阐明了VJFET的导通状态电阻与电流增益之间的关系。在高电流增益操作(这是有效的功率开关所必需的)下,1200V N-OFF(增强模式)VJFET呈现出过高的导通状态电阻。与在同一晶片上制造的1200V常开VJFET进行比较,实验证实了1200V N-OFF阻挡所需的强大的栅极耗尽区重叠是导致观察到的过高导通电阻的主要原因在大电流增益VJFET工作时。完善1200V边缘端接结构可以将理论漂移比的导通电阻从2.2mΩ降低到1.5mOmega ldr cm2,对于减小以沟道为主的1200V N-OFF VJFET电阻的影响可以忽略不计。 RIG VJFET沟道区域优化仿真(假设单次商业植入且没有外延生长)表明,尽管积极地增加沟道掺杂会降低电阻,但是相应减小源台面宽度可能会限制可制造性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号