首页> 外文期刊>Electron Device Letters, IEEE >Performance Enhancement in Double-Gated Poly-Si Nanowire Transistors With Reduced Nanowire Channel Thickness
【24h】

Performance Enhancement in Double-Gated Poly-Si Nanowire Transistors With Reduced Nanowire Channel Thickness

机译:降低纳米线沟道厚度的双栅极多晶硅纳米线晶体管的性能增强

获取原文
获取原文并翻译 | 示例
           

摘要

A new method is proposed and successfully demonstrated for the fabrication of polycrystalline silicon (poly-Si) nanowire (NW) transistors with rectangular-shaped NW channels and two independent gates. The two independently controllable gates allow higher flexibility in device operation and provide a unique insight into the conduction mechanism of the NW device. Our results indicate that dramatic performance enhancement is feasible when the thickness of the NW channel is sufficiently thin, and the two conduction channels in the NW structure are operating simultaneously.
机译:提出了一种新的方法,并成功地证明了制造具有矩形NW沟道和两个独立栅极的多晶硅(poly-Si)纳米线(NW)晶体管的方法。这两个可独立控制的栅极在器件操作中提供了更高的灵活性,并提供了对NW器件导通机制的独特见解。我们的结果表明,当NW沟道的厚度足够薄且NW结构中的两个导电沟道同时工作时,可以显着提高性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号