首页> 外文期刊>IEICE Electronics Express >Design and theoretical analysis of a clock jitter reduction circuit using gated phase blending between self-delayed clock edges
【24h】

Design and theoretical analysis of a clock jitter reduction circuit using gated phase blending between self-delayed clock edges

机译:在自动延迟时钟边缘之间的凸起相混合时钟抖动减小电路的设计与理论分析

获取原文

摘要

This study demonstrates the design and theoretical analysis of a clock jitter reduction circuit that exploits the phase blending technique between the uncorrelated clock edges that are self-delayed by multiples of the clock cycle, nT. By blending uncorrelated clock edges, the output clock edges approach the ideal timing and, thus, timing jitter can be reduced by a factor of √2 per stage. There are three technical challenges to realize this: 1) generating uncorrelated clock edges, 2) phase averaging with small time offset from the ideal center position, and 3) minimizing the error in nT-delay being deviated from ideal nT. The proposed circuit overcomes each of these by exploiting an nT-delay, gated phase blending, and self-calibrated nT-delay elements, respectively. Measurement results with a 180-nm CMOS prototype chip demonstrated an approximately four-fold reduction in timing jitter from 30.2 ps to 8.8 ps in 500-MHz clock by cascading the proposed circuit with four-stages. Theoretical analysis for evaluating the limit of jitter reduction is also presented.
机译:本研究展示了时钟抖动减少电路的设计和理论分析,其利用了通过时钟周期的倍数自动延迟的不相关的时钟边缘之间的相位混合技术。通过混合不相关的时钟边缘,输出时钟边缘接近理想的定时,因此,定时抖动可以减小每级χ2的因子。实现这三种技术挑战:1)产生不相关的时钟边缘,2)相位平均,与理想中心位置的小的时间偏移,3)最小化NT延迟中的误差偏离理想的NT。所提出的电路通过分别利用NT延迟,门控相分配和自校准的NT延迟元件来克服这些中的每一个。通过180-NM CMOS原型芯片的测量结果通过级联具有四个阶段的提出的电路,在500 MHz时钟中,在500-MHz时钟中的时序抖动降低大约四倍。还提出了评估抖动减少极限的理论分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号