...
首页> 外文期刊>Wireless communications & mobile computing >Wireless Interconnect in Multilayer Chip-Area-Networks for Future Multimaterial High-Speed Systems Design
【24h】

Wireless Interconnect in Multilayer Chip-Area-Networks for Future Multimaterial High-Speed Systems Design

机译:多层芯片区域网络中的无线互连,用于未来的多材料高速系统设计

获取原文

摘要

Wireless chip area network which enables wireless communication among chips fosters development in wireless communication and it is envisioned that future hardware system and developmental functionality will require multimaterial. However, the traditional system architecture is limited by channel bandwidth-limited interfaces, throughput, delay, and power consumption and as a result limits the efficiency and system performance. Wireless interconnect has been proposed to overcome scalability and performance limitations of multihop wired architectures. Characterization and modeling of channel become more important for specification of choice of modulation or demodulation techniques, channel bandwidths, and other mitigation techniques for channel distortion and interference such as equalization. This paper presents an analytical channel model for characterization, modeling, and analysis of wireless chip-to-chip or interchip interconnects in wireless chip area network with a particular focus on large-scale analysis. The proposed model accounts for both static and dynamic channel losses/attenuation in high-speed systems. Simulation and evaluation of the model with experimental data conducted in a computer desktop casing depict that proposed model matched measurement data very closely. The transmission of EM waves via a medium introduces molecular absorption due to various molecules within the material substance. This model is a representative of channel loss profile in wireless chip-area-network communication and good for future electronic circuits and high-speed systems design.
机译:支持芯片之间的无线通信的无线芯片区域网络促进了无线通信的发展,并且可以预见,未来的硬件系统和开发功能将需要多种材料。但是,传统的系统体系结构受到通道带宽受限的接口,吞吐量,延迟和功耗的限制,结果限制了效率和系统性能。已经提出了无线互连来克服多跳有线架构的可扩展性和性能限制。信道的表征和建模对于指定调制或解调技术,信道带宽以及其他用于缓解信道失真和干扰(例如均衡)的缓解技术的规范变得更加重要。本文提出了一种用于表征,建模和分析无线芯片区域网络中无线芯片间或芯片间互连的分析通道模型,特别着重于大规模分析。提出的模型考虑了高速系统中的静态和动态信道损耗/衰减。在计算机台式机壳中对带有实验数据的模型进行仿真和评估表明,所提出的模型与测量数据非常匹配。电磁波通过介质的传输会由于物质中的各种分子而引入分子吸收。该模型是无线芯片区域网络通信中信道损耗曲线的代表,非常适合将来的电子电路和高速系统设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号