首页> 外文期刊>Electronic Communications of the EASST >Enhanced Formal Verification Flow for Circuits Integrating Debugging and Coverage Analysis
【24h】

Enhanced Formal Verification Flow for Circuits Integrating Debugging and Coverage Analysis

机译:集成了调试和覆盖率分析的电路的增强形式验证流程

获取原文
       

摘要

In this paper we briefly review techniques used in formal hardware verification. An advanced flow emerges from integrating two major methodological improvements: debugging support and coverage analysis. The verification engineer can locate the source of a failure with an automatic debugging support. Components are identified which explain the discrepancy between the property and the circuit behavior.This method is complemented by an approach to analyze functional coverage of the proven Bounded Model Checking(BMC) properties. The approach automatically determines whether the property set is complete or not. In the latter case coverage gaps are returned. Both techniques are integrated in an enhanced verification flow. A running example demonstrates the resulting advantages.
机译:在本文中,我们简要回顾了用于正式硬件验证的技术。集成两个主要的方法改进产生了高级流程:调试支持和覆盖率分析。验证工程师可以使用自动调试支持来定位故障源。确定了可以解释特性和电路行为之间差异的组件。此方法辅以一种分析已证明的边界模型检查(BMC)特性的功能覆盖范围的方法。该方法会自动确定属性集是否完整。在后一种情况下,返回覆盖差距。两种技术都集成在增强的验证流程中。一个正在运行的示例演示了由此带来的优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号