首页> 外国专利> UNIFIED FUNCTIONAL COVERAGE AND SYNTHESIS FLOW FOR FORMAL VERIFICATION AND EMULATION

UNIFIED FUNCTIONAL COVERAGE AND SYNTHESIS FLOW FOR FORMAL VERIFICATION AND EMULATION

机译:统一的功能覆盖和综合流程,可进行正式的验证和仿真

摘要

Synthesis of functional coverage (e.g., covergroups) is optimized for hardware emulation. The optimization may reduce the number of logic gates used to implement the hardware emulator circuits or reduce the computer resources used to synthesize the hardware emulator circuits. The optimization may also prevent the synthesis of unnecessary circuits. In another aspect, the optimization may result in a representation that may be used both to synthesize hardware emulation circuits and as part of formal verification. This may result in a model that can be used for formal verification, hardware emulation, and software simulation.
机译:针对硬件仿真优化了功能覆盖范围(例如Covergroup)的综合。该优化可以减少用于实现硬件仿真器电路的逻辑门的数量,或者减少用于合成硬件仿真器电路的计算机资源。该优化还可以防止不必要的电路的合成。在另一方面,优化可以产生可以被用于合成硬件仿真电路并且可以用作形式验证的一部分的表示。这可能会导致可用于形式验证,硬件仿真和软件仿真的模型。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号