首页> 外文期刊>Innovative Systems Design and Engineering >Novel Low Power and Low Transistor Count Flip-Flop Design with High Performance
【24h】

Novel Low Power and Low Transistor Count Flip-Flop Design with High Performance

机译:高性能的新型低功耗和低晶体管数触发器设计

获取原文
获取外文期刊封面目录资料

摘要

The paper proposed a new design of static SET flip-flop for low power applications. In this work, comparative analysis of existing architecture for flip-flops along with the proposed design is made. The comparison is done on the basis of power and power delay product, transistor count is also included. Due to continuous increase in integration of transistors and growing needs of portable equipments, low power design is of prime importance. The proposed design has the best power and the second best PDP than the existing architectures. Proposed FF has the least transistor count hence reducing the manufacturing cost and area. All simulations are performed on TSpice using BSIM models in 130 nm process node. The simulation results show that for all supply voltages, proposed FF has the best power consumption, second best PDP and the lowest transistor count. So this design is best suited for low power and high performance portable applications.
机译:本文提出了一种针对低功耗应用的静态SET触发器的新设计。在这项工作中,对触发器的现有架构以及所提出的设计进行了比较分析。比较是基于功率和功率延迟乘积进行的,还包括晶体管数。由于晶体管的集成度不断提高以及便携式设备的需求不断增长,因此低功耗设计至关重要。与现有架构相比,所提出的设计具有最佳的性能和第二好的PDP。提议的FF具有最少的晶体管数量,因此降低了制造成本和面积。所有仿真都是在130nm工艺节点上使用BSIM模型在TSpice上执行的。仿真结果表明,对于所有电源电压,建议的FF具有最佳的功耗,次佳的PDP和最低的晶体管数量。因此,该设计最适合低功耗和高性能便携式应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号