机译:基于逻辑结构简化方案的低功耗19晶体管真单相时钟触发器设计
Department of Information and Communication Engineering, Chaoyang University of Technology, Taichung, Taiwan;
Department of Electronic Engineering, National Yunlin University of Science and Technology, Douliu, Taiwan;
Department of Electrical Engineering, National Chung Hsing University, Taichung, Taiwan;
Department of Electronic Engineering, National Yunlin University of Science and Technology, Douliu, Taiwan;
Department of Electronic Engineering, National Yunlin University of Science and Technology, Douliu, Taiwan;
Latches; Clocks; MOSFET; Power demand; Delays; Logic gates;
机译:基于分支合并的真正单相时钟方案的低功耗,高速双模预分频器
机译:具有漏电流补偿的真正单相时钟触发器
机译:低功耗保留真正的单相时钟触发器,具有冗余预充电操作
机译:利用逻辑结构简化方案改善保持时间变化的超低功耗真单相时钟触发器
机译:一种新颖的双边沿触发脉冲时钟TSPC D触发器,适用于高性能和低功耗VLSI设计应用。
机译:低压电网中降低电压不平衡的协调单相控制方案
机译:适用于低功耗亚微米VLSI CMOS应用的低压单相时钟准绝热传递门逻辑系列