首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Low-Power 19-Transistor True Single-Phase Clocking Flip-Flop Design Based on Logic Structure Reduction Schemes
【24h】

Low-Power 19-Transistor True Single-Phase Clocking Flip-Flop Design Based on Logic Structure Reduction Schemes

机译:基于逻辑结构简化方案的低功耗19晶体管真单相时钟触发器设计

获取原文
获取原文并翻译 | 示例

摘要

In this paper, an ultralow-power true single-phase clocking flip-flop (FF) design achieved using only 19 transistors is proposed. The design follows a master-slave-type logic structure and features a hybrid logic design comprising both static-CMOS logic and complementary pass-transistor logic. In the design, a logic structure reduction scheme is employed to reduce the number of transistors for achieving high power and delay performance. Despite its circuit simplicity, no internal nodes are left floating during the operation to avoid leakage power consumption. In this design, a virtual VDD design technique, which facilitates a faster state transition in the slave latch, is devised to enhance time performance. In circuit implementation, transistor sizes are optimized with respect to the powerdelay product (PDP). A TSMC 90-nm CMOS process was selected as the implementation technology. In this paper, the performance levels of seven FF designs were compared. The timing parameters of each FF were first characterized. Post-layout simulation results indicated that the proposed design excelled in various performance indices such as PDP, clock-to-Q delay, average power consumption, and leakage power consumption. Moreover, the design was determined to have the smallest layout area. Compared with the conventional transmission-gate-based FF design, the PDP improvement in the proposed design was up to 63.5% (at 12.5% switching activity) and the area saving was approximately 10%. Further simulations on process corners, supply voltage settings, and working frequencies were conducted to study the design reliability.
机译:本文提出了仅使用19个晶体管即可实现的超低功耗真单相时钟触发(FF)设计。该设计遵循主从式逻辑结构,并具有混合逻辑设计,包括静态CMOS逻辑和互补的传输晶体管逻辑。在设计中,采用逻辑结构简化方案来减少用于实现高功率和延迟性能的晶体管的数量。尽管其电路简单,但在操作过程中没有内部节点悬空以避免泄漏功耗。在该设计中,设计了一种虚拟VDD设计技术,该技术有助于从锁存器中实现更快的状态转换,从而提高了时间性能。在电路实现中,相对于功率延迟乘积(PDP)优化了晶体管的尺寸。选择了台积电90纳米CMOS工艺作为实现技术。本文比较了7种FF设计的性能水平。首先对每个FF的时序参数进行了表征。布局后的仿真结果表明,所提出的设计在各种性能指标(例如PDP,时钟到Q延迟,平均功耗和泄漏功耗)方面表现出色。此外,确定该设计具有最小的布局面积。与传统的基于传输门的FF设计相比,本设计中的PDP改进高达63.5%(在开关活动为12.5%的情况下),并且节省的面积约为10%。对工艺角点,电源电压设置和工作频率进行了进一步的仿真,以研究设计的可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号