...
首页> 外文期刊>Journal of Low Power Electronics >Low Power SR-Latch Based Flip-Flop Design Using 21 Transistors
【24h】

Low Power SR-Latch Based Flip-Flop Design Using 21 Transistors

机译:使用21个晶体管的低功耗SR锁存触发器设计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A low voltage and low power SR-latch based flip-flop design is proposed. It is adapted from a classic text-book-style all-NAND based flip-flop design and achieves circuit simplification by eliminating redundant logic. The optimization measure leads to a new design featuring better timing and power performance. The area and the power-delay-product of the proposed design also outperform those of the widely used transmission gate based flip-flop design significantly. The proposed design is further extended to a 6-bit Johnson counter using the TSMC 0.18 μm CMOS technology. When operating in the nominal condition, i.e., (0.5 V/1 MHz), the design has a measured power consumption of 21.57 nW. For the target 1 MHz working frequency, the required V_(DD) can be even reduced to 0.402 V and the power consumption is less than 10 nW.
机译:提出了一种基于低电压和低功耗SR锁存器的触发器设计。它改编自经典的教科书风格的基于全NAND的触发器设计,并通过消除冗余逻辑实现了电路简化。优化措施导致了具有更好时序和电源性能的新设计。所提出的设计的面积和功率延迟乘积也明显优于广泛使用的基于传输门的触发器设计。拟议的设计使用TSMC 0.18μmCMOS技术进一步扩展到6位Johnson计数器。在标称条件下(0.5 V / 1 MHz)工作时,该设计的实测功耗为21.57 nW。对于1 MHz的目标工作频率,所需的V_(DD)甚至可以降低到0.402 V,功耗小于10 nW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号