...
首页> 外文期刊>IEICE Electronics Express >Gate-All-Around Silicon Nanowire Transistors with channel-last process on bulk Si substrate
【24h】

Gate-All-Around Silicon Nanowire Transistors with channel-last process on bulk Si substrate

机译:在体硅衬底上采用后沟道工艺的全能栅极硅纳米线晶体管

获取原文

摘要

References(7) Cited-By(1) For the first time, a Gate-All-Around (GAA) Silicon Nanowire Transistor (SNWT) with one special nanowire channel-last (NCL) process technology on silicon (Si) substrate is reported. Different from the traditional approach that the nanowire channels are formed and released at the initial steps of the process flow, the NCL process features the release of nanowire channels in high-k/metal gate-last process during the integration of conventional bulk-Si FinFET. It provides a stable way for the introduction of nanowire transistors in the FinFETs process for mass productions. The fabricated n-type transistors with the effective nanowire diameter (DNW) of 12 nm~17 nm and the gate length of 100 nm demonstrated excellent subthreshold characteristics (subthreshold swing = 64 mV/V and drain induced barrier lowering = 24 mV/V). Meanwhile, it’s found that the H2 baking process as well as the optimized interface gate oxidation on NW channels greatly improved the device’s SS and off-current parameters.
机译:参考文献(7)被引用(1)首次报道了在硅(Si)衬底上采用一种特殊的纳米线后沟道(NCL)工艺技术的全能门(GAA)硅纳米线晶体管(SNWT)。 。 NCL工艺不同于在工艺流程的初始阶段形成并释放纳米线沟道的传统方法,而NCL工艺的特点是在集成常规体硅FinFET的高k /金属后栅极工艺中释放纳米线沟道。 。它为FinFETs批量生产中引入纳米线晶体管提供了一种稳定的方法。制作的n型晶体管的有效纳米线直径(DNW)为12 nm〜17 nm,栅极长度为100 nm,具有出色的亚阈值特性(亚阈值摆幅= 64 mV / V,漏极引起的势垒降低= 24 mV / V)。 。同时,我们发现H2烘焙过程以及NW通道上优化的界面栅极氧化性能大大改善了设备的SS和关断电流参数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号