...
首页> 外文期刊>AIP Advances >Optimal inverter logic gate using 10-nm double gate-all-around (DGAA) transistor with asymmetric channel width
【24h】

Optimal inverter logic gate using 10-nm double gate-all-around (DGAA) transistor with asymmetric channel width

机译:使用10nm双通道全栅(DGAA)晶体管且通道宽度不对称的最佳反相器逻辑门

获取原文
   

获取外文期刊封面封底 >>

       

摘要

We investigate the electrical characteristics of a double-gate-all-around (DGAA) transistor with an asymmetric channel width using three-dimensional device simulation. The DGAA structure creates a siliconnanotube field-effect transistor (NTFET) with a core-shell gate architecture, which can solve the problem of loss of gate controllability of the channel and provides improved short-channel behavior. The channel width asymmetry is analyzed on both sides of the terminals of the transistors, i.e., source and drain. In addition, we consider both n-type and p-type DGAA FETs, which are essential to forming a unit logic cell, the inverter. Simulation results reveal that, according to the carrier types, the location of the asymmetry has a different effect on the electrical properties of the devices. Thus, we propose the N/P DGAA FET structure with an asymmetric channel width to form the optimal inverter. Various electrical metrics are analyzed to investigate the benefits of the optimal inverter structure over the conventional inverter structure. Simulation results show that 27% delay and 15% leakage power improvement are enabled in the optimum structure.
机译:我们使用三维器件仿真研究了沟道宽度不对称的双栅极全栅(DGAA)晶体管的电气特性。 DGAA结构创建了具有核-壳栅架构的硅纳米管场效应晶体管(NTFET),可以解决通道的栅极可控性丧失的问题,并提供改进的短通道性能。在晶体管的端子的两侧(即,源极和漏极)分析沟道宽度不对称性。此外,我们同时考虑了n型和p型DGAA FET,这对于形成单位逻辑单元反相器至关重要。仿真结果表明,根据载流子的类型,不对称的位置对器件的电性能有不同的影响。因此,我们提出了具有不对称沟道宽度的N / P DGAA FET结构,以形成最佳反相器。分析了各种电气指标,以研究最佳逆变器结构相对于常规逆变器结构的好处。仿真结果表明,在最佳结构中可以实现27%的延迟和15%的泄漏功率改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号