...
首页> 外文期刊>IEEE Design & Test of Computers Magazine >Formal verification of VHDL descriptions in the Prevail environment
【24h】

Formal verification of VHDL descriptions in the Prevail environment

机译:在Prevail环境中对VHDL描述进行形式验证

获取原文
获取原文并翻译 | 示例
           

摘要

Prevail, a formal verification environment for proving the equivalence of two very-high-speed integrated circuit hardware description language (VHDL) design architectures, is described. For simple bit-level combinational descriptions, the environment calls upon a tautology checker. For parameterized repetitive structures and for more abstract sequential designs, the program translates descriptions into recursive functions according to predefined templates and generates a theorem acceptable to the Bover-Moore theorem prover. The specification, implementation, and functional representation of a sequential example are presented.
机译:描述了Prevail,这是一种正式的验证环境,用于证明两种超高速集成电路硬件描述语言(VHDL)设计架构的等效性。对于简单的位级组合描述,环境需要重言式检查器。对于参数化的重复结构和更抽象的顺序设计,该程序根据预定义的模板将描述转换为递归函数,并生成Bover-Moore定理证明者可接受的定理。给出了顺序示例的说明,实现和功能表示。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号