首页> 外文期刊>IEEE Transactions on Computers >Fast static compaction algorithms for sequential circuit test vectors
【24h】

Fast static compaction algorithms for sequential circuit test vectors

机译:用于顺序电路测试向量的快速静态压缩算法

获取原文
获取原文并翻译 | 示例

摘要

Two fast algorithms for static test sequence compaction are proposed for sequential circuits. The algorithms are based on the observation that test sequences traverse through a small set of states and some states are frequently revisited throughout the application of a test set. Subsequences that start and end on the same states may be removed if necessary and if sufficient conditions are met for them. Contrary to the previously proposed methods, where multitudes of fault simulations are required, the techniques described in this paper require only two fault simulation passes and are applied to test sequences generated by various test generators, resulting in significant compactions very quickly for circuits that have many revisited states.
机译:针对时序电路,提出了两种用于静态测试序列压缩的快速算法。该算法基于以下观察结果:测试序列遍历一小组状态,并且在整个测试组应用过程中经常会重新访问某些状态。如果必要并且满足足够条件的话,可以删除以相同状态开始和结束的子序列。与先前提出的需要大量故障仿真的方法相反,本文中描述的技术仅需要两次故障仿真通过,并应用于由各种测试生成器生成的测试序列,因此对于具有许多电路的电路可以非常迅速地进行显着压缩再访州。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号