首页> 外文期刊>IEEE Transactions on Computers >Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2/sup m/)
【24h】

Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2/sup m/)

机译:低复杂度的位平行收缩期蒙哥马利乘法器,用于特殊类别的GF(2 / sup m /)

获取原文
获取原文并翻译 | 示例

摘要

Recently, cryptographic applications based on finite fields have attracted much interest. This paper presents a transformation method to implement low-complexity Montgomery multipliers for all-one polynomials and trinomials. Using this method, we propose a new bit-parallel systolic architecture for computing multiplications over GF(2/sup m/). These new multipliers have a latency m+1 clock cycles and each cell incorporates at most one 2-input AND gate, two 2-input XOR gates, and four 1-bit latches. Moreover, these new multipliers are shown to exhibit significantly lower latency and circuit complexity than the related systolic multipliers and are highly appropriate for VLSI systems because of their regular interconnection pattern, modular structure, and fully inherent parallelism.
机译:最近,基于有限域的密码学应用引起了人们的极大兴趣。本文提出了一种对全一多项式和三项式实现低复杂度蒙哥马利乘法器的变换方法。使用这种方法,我们提出了一种新的位并行脉动体系结构,用于计算GF(2 / sup m /)上的乘法。这些新的乘法器具有m + 1个时钟周期的延迟,每个单元最多包含一个2输入与门,两个2输入XOR门和四个1位锁存器。而且,这些新的乘法器显示出比相关的脉动乘法器低得多的等待时间和电路复杂度,并且由于其规则的互连模式,模块化结构和完全固有的并行性,因此非常适合VLSI系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号