首页> 外文期刊>IEEE Transactions on Computers >High-speed parallel-prefix VLSI Ling adders
【24h】

High-speed parallel-prefix VLSI Ling adders

机译:高速并行前缀VLSI Ling加法器

获取原文
获取原文并翻译 | 示例

摘要

Parallel-prefix adders offer a highly efficient solution to the binary addition problem and are well-suited for VLSI implementations. A novel framework is introduced, which allows the design of parallel-prefix Ling adders. The proposed approach saves one-logic level of implementation compared to the parallel-prefix structures proposed for the traditional definition of carry lookahead equations and reduces the fanout requirements of the design. Experimental results reveal that the proposed adders achieve delay reductions of up to 14 percent when compared to the fastest parallel-prefix architectures presented for the traditional definition of carry equations.
机译:并行前缀加法器为二进制加法问题提供了高效的解决方案,非常适合VLSI实现。介绍了一个新颖的框架,该框架允许设计并行前缀的Ling加法器。与为进位超前方程的传统定义所提出的并行前缀结构相比,所提出的方法节省了一个逻辑级别的实现,并减少了设计的扇出要求。实验结果表明,与针对传统进位方程式定义的最快并行前缀架构相比,所提出的加法器可将延迟减少多达14%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号