首页> 外文期刊>IEEE Transactions on Computers >On generating tests that avoid the detection of redundant faults in synchronous sequential circuits with full scan
【24h】

On generating tests that avoid the detection of redundant faults in synchronous sequential circuits with full scan

机译:在进行生成测试时,避免使用全扫描来检测同步时序电路中的冗余故障

获取原文
获取原文并翻译 | 示例

摘要

Design-for-testability (DFT) techniques used for synchronous sequential circuits allow redundant faults, which do not affect the functional operation of the circuit, to be detected after DFT insertion. Detecting such faults can cause a chip that operates correctly to be discarded as faulty. A solution proposed earlier was to mask output values where redundant faults are detected in the circuit with DFT, without masking other faults, which should continue to be detected. We investigate a complementary issue of generating test sets that require as little masking as possible. Our goal is to generate a test set that does not detect any redundant faults (or detects as few redundant faults as possible), such that no output values (or as few output values as possible) would have to be masked. We discuss the relationship of this problem to fault dominance. We then describe a specific procedure based on test selection for deriving test sets that detect as few redundant faults as possible while detecting all the other detectable faults.
机译:用于同步时序电路的可测试性设计(DFT)技术允许在插入DFT之后检测到不影响电路功能操作的冗余故障。检测到此类故障可能导致正常运行的芯片被视为故障而被丢弃。较早提出的解决方案是使用DFT屏蔽在电路中检测到冗余故障的输出值,而不屏蔽应继续检测到的其他故障。我们调查了生成测试集的补充问题,该测试集需要尽可能少的掩蔽。我们的目标是生成一个不会检测到任何冗余故障(或检测到尽可能少的冗余故障)的测试集,这样就不必屏蔽任何输出值(或尽可能少的输出值)。我们讨论此问题与故障控制权的关系。然后,我们基于测试选择描述一个特定的过程,以得出可以检测到尽可能少的冗余故障,同时检测到所有其他可检测到的故障的测试集。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号